Similar Jobs
See allSenior Verification Engineer
SEAKR Engineering
Ethernet
Senior Field Applications Engineer
INFICON
US
Emulation Engineer, Automotive Robotics
Tenstorrent
Europe
C++
Senior Application Security Engineer
Infiterra
Global
SAST
DAST
SCA
Silicon Photonics Integrated Circuit Design Engineer / Tech Lead
Client
US
Simulation
Layout
Key Responsibilities:
- Define and implement the end-to-end DFT architecture for complex SoCs, including Hierarchical DFT, Scan compression, Boundary Scan and MBIST.
- Develop strategies for In-System Test (IST) and power-on self-test (POST) to ensure chip health in remote edge data centers.
- Oversee scan insertion, ATPG (Stuck-at, Transition, Path Delay), and Memory/Logic BIST.
Technical Requirements:
- 10+ years in DFT, with at least 2 years in a leadership or principal role.
- Mastery of industry-standard tools (e.g., Synopsys TestMAX, Siemens/Mentor Tessent, or Cadence Genus/Modus).
- Deep expertise in MBIST (Memory Built-In Self-Test) with repair capabilities, SCAN, IJTAG (IEEE 1687) and boundary scan (IEEE 1149.1/6).
EnCharge AI
EnCharge AI is a leader in advanced AI hardware and software systems for edge-to-cloud computing. The company's next-generation in-memory computing technology provides higher compute efficiency and density compared to today’s best-in-class solutions, and they launched in 2022.